Normal view MARC view ISBD view

High Quality Test Pattern Generation and Boolean Satisfiability [electronic resource] / by Stephan Eggersglüß, Rolf Drechsler.

By: Eggersglüß, Stephan [author.].
Contributor(s): Drechsler, Rolf [author.] | SpringerLink (Online service).
Material type: materialTypeLabelBookPublisher: Boston, MA : Springer US, 2012Description: XVIII, 193p. 55 illus. online resource.Content type: text Media type: computer Carrier type: online resourceISBN: 9781441999764.Subject(s): Engineering | Computer science | Electronics | Systems engineering | Engineering | Circuits and Systems | Electronics and Microelectronics, Instrumentation | Processor ArchitecturesDDC classification: 621.3815 Online resources: Click here to access online
Contents:
Part I: Preliminaries and Previous Work -- Circuits and Testing -- Boolean Satisfiability -- ATPG Based on Boolean Satisfiability -- Part II: New SAT Techniques and their Application in ATPG -- Dynamic Clause Activation -- Circuit-based Dynamic Learning -- Part III: High Quality Delay Test Generation -- High Quality ATPG for Transition Faults -- Path Delay Fault Model -- Summary and Outlook.
In: Springer eBooksSummary: This book provides an overview of automatic test pattern generation (ATPG) and introduces novel techniques to complement classical ATPG, based on Boolean Satisfiability (SAT).  A fast and highly fault efficient SAT-based ATPG framework is presented which is also able to generate high-quality delay tests such as robust path delay tests, as well as tests with long propagation paths to detect small delay defects. The aim of the techniques and methodologies presented in this book is to improve SAT-based ATPG, in order to make it applicable in industrial practice. Readers will learn to improve the performance and robustness of the overall test generation process, so that the ATPG algorithm reliably will generate test patterns for most targeted faults in acceptable run time to meet the high fault coverage demands of industry. The techniques and improvements presented in this book provide the following advantages: Provides a comprehensive introduction to test generation and Boolean Satisfiability (SAT); Describes a highly fault efficient SAT-based ATPG framework; Introduces circuit-oriented SAT solving techniques, which make use of structural information and are able to accelerate the search process significantly; Provides SAT formulations for the prevalent delay faults models, in addition to the classical stuck-at fault model; Includes an industrial perspective on the state-of-the-art in the testing, along with SAT; two topics typically distinguished from each other.
Tags from this library: No tags from this library for this title. Log in to add tags.
No physical items for this record

Part I: Preliminaries and Previous Work -- Circuits and Testing -- Boolean Satisfiability -- ATPG Based on Boolean Satisfiability -- Part II: New SAT Techniques and their Application in ATPG -- Dynamic Clause Activation -- Circuit-based Dynamic Learning -- Part III: High Quality Delay Test Generation -- High Quality ATPG for Transition Faults -- Path Delay Fault Model -- Summary and Outlook.

This book provides an overview of automatic test pattern generation (ATPG) and introduces novel techniques to complement classical ATPG, based on Boolean Satisfiability (SAT).  A fast and highly fault efficient SAT-based ATPG framework is presented which is also able to generate high-quality delay tests such as robust path delay tests, as well as tests with long propagation paths to detect small delay defects. The aim of the techniques and methodologies presented in this book is to improve SAT-based ATPG, in order to make it applicable in industrial practice. Readers will learn to improve the performance and robustness of the overall test generation process, so that the ATPG algorithm reliably will generate test patterns for most targeted faults in acceptable run time to meet the high fault coverage demands of industry. The techniques and improvements presented in this book provide the following advantages: Provides a comprehensive introduction to test generation and Boolean Satisfiability (SAT); Describes a highly fault efficient SAT-based ATPG framework; Introduces circuit-oriented SAT solving techniques, which make use of structural information and are able to accelerate the search process significantly; Provides SAT formulations for the prevalent delay faults models, in addition to the classical stuck-at fault model; Includes an industrial perspective on the state-of-the-art in the testing, along with SAT; two topics typically distinguished from each other.

There are no comments for this item.

Log in to your account to post a comment.

2017 | The Technical University of Kenya Library | +254(020) 2219929, 3341639, 3343672 | library@tukenya.ac.ke | Haile Selassie Avenue